

DSP56852/D Rev. 6.0 2/2004

# **DSP56852**

## Preliminary Technical Data

# DSP56852 16-bit Digital Signal Processor

- 120 MIPS at 120MHz
- 6K x 16-bit Program SRAM
- 4K x 16-bit Data SRAM
- 1K x 16-bit Boot ROM
- 21 External Memory Address lines, 16 data lines and four chip selects
- One (1) Serial Port Interface (SPI) or one (1) Improved Synchronous Serial Interface (ISSI)
- One (1) Serial Communication Interface (SCI)

- Interrupt Controller
- General Purpose 16-bit Quad Timer
- JTAG/Enhanced On-Chip Emulation (OnCE<sup>TM</sup>) for unobtrusive, real-time debugging
- Computer Operating Properly (COP)/Watchdog Timer
- 81-pin MAPBGA package
- Up to 11 GPIO



Figure 1. DSP56852 Block Diagram





## Part 1 Overview

#### 1.1 **DSP56852** Features

#### 1.1.1 Digital Signal Processing Core

- Efficient 16-bit DSP engine with dual Harvard architecture
- 120 Million Instructions Per Second (MIPS) at 120MHz core frequency
- Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC)
- Four (4) 36-bit accumulators including extension bits
- 16-bit bidirectional shifter
- Parallel instruction set with unique DSP addressing modes
- Hardware DO and REP loops
- Three (3) internal address buses and one (1) external address bus
- Four (4) internal data buses and one (1) external data bus
- Instruction set supports both DSP and controller functions
- Four (4) hardware interrupt levels
- Five (5) software interrupt levels
- Controller-style addressing modes and instructions for compact code
- Efficient C Compiler and local variable support
- Software subroutine and interrupt stack with depth limited only by memory
- JTAG/Enhanced OnCE debug programming interface

#### 1.1.2 Memory

- · Harvard architecture permits as many as three simultaneous accesses to program and data memory
- On-chip memory includes:
  - 6K × 16-bit Program SRAM
  - 4K × 16-bit Data SRAM
  - 1K×16-bit Boot ROM
- 21 External Memory Address lines, 16 data lines and four (4) programmable chip select signals

#### 1.1.3 Peripheral Circuits for DSP56852

- General Purpose 16-bit Quad Timer with two external pins\*
- One (1) Serial Communication Interface (SCI)\*
- One (1) Serial Port Interface (SPI) or one (1) Improved Synchronous Serial Interface (ISSI) module\*
- Interrupt Controller
- Computer Operating Properly (COP)/Watchdog Timer
- JTAG/Enhanced On-Chip Emulation (EOnCE) for unobtrusive, real-time debugging

- 81-pin MAPBGA package
- Up to 11 GPIO
- \* Each peripheral I/O can be used alternately as a General Purpose I/O if not needed

#### 1.1.4 Energy Information

- Fabricated in high-density CMOS with 3.3V, TTL-compatible digital inputs
- Wait and Stop modes available

## 1.2 DSP56852 Description

The DSP56852 is a member of the DSP56800E core-based family of Digital Signal Processors (DSPs). On a single chip it combines the processing power of a DSP and the functionality of a microcontroller with a flexible set of peripherals to create an extremely cost-effective solution. Because of its low cost, configuration flexibility, and compact program code, the DSP56852 is well-suited for many applications. The DSP56852 includes many peripherals especially useful for low-end Internet applications and low-end client applications such as telephony; portable devices; Internet audio; and point-of-sale systems such as noise suppression; ID tag readers; sonic/subsonic detectors; security access devices; remote metering; and sonic alarms.

The DSP56800E core is based on a Harvard-style architecture consisting of three execution units operating in parallel, allowing as many as six operations per instruction cycle. The microprocessor-style programming model and optimized instruction set allow straightforward generation of efficient, compact code for both DSP and MCU applications. The instruction set is also highly efficient for C-Compilers, enabling rapid development of optimized control applications.

The DSP56852 supports program execution from either internal or external memories. Two data operands can be accessed from the on-chip Data RAM per instruction cycle. The DSP56852 also provides two external dedicated interrupt lines, and up to 11 General Purpose Input/Output (GPIO) lines, depending on peripheral configuration.

The DSP56852 DSP controller includes 6K words of Program RAM, 4K words of Data RAM and 1K of Boot RAM. It also supports program execution from external memory.

This DSP controller also provides a full set of standard programmable peripherals that include one improved Synchronous Serial Interface (SSI) or one Serial Peripheral Interface (SPI), one Serial Communications Interface (SCI), and one Quad Timer. The SSI, SPI, SCI I/O and three chip selects can be used as General Purpose Input/Outputs when its primary function is not required. The SSI and SPI share I/O, so, at most, one of these two peripherals can be in use at any time.

## 1.3 State of the Art Development Environment

- Processor Expert<sup>TM</sup> (PE) provides a Rapid Application Design (RAD) tool that combines easy-to-use component-based software application creation with an expert knowledge system.
- The Code Warrior Integrated Development Environment is a sophisticated tool for code navigation, compiling, and debugging. A complete set of evaluation modules (EVMs) and development system cards will support concurrent engineering. Together, PE, Code Warrior and EVMs create a complete, scalable tools solution for easy, fast, and efficient development.

#### 1.4 Product Documentation

The four documents listed in **Table 1** are required for a complete description of and proper design with the DSP56852. Documentation is available from local Motorola distributors, Motorola semiconductor sales offices, Motorola Literature Distribution Centers, or online at <a href="https://www.motorola.com/semiconductors/">www.motorola.com/semiconductors/</a>.

Table 1. DSP56852 Chip Documentation

| Topic                            | Description                                                                                           | Order Number  |
|----------------------------------|-------------------------------------------------------------------------------------------------------|---------------|
| DSP56800E<br>Reference Manual    | Detailed description of the DSP56800E architecture, 16-bit DSP core processor and the instruction set | DSP56800ERM/D |
| DSP56852<br>User's Manual        | Detailed description of memory, peripherals, and interfaces of the DSP56852                           | DSP56852UM/D  |
| DSP56852<br>Technical Data Sheet | Electrical and timing specifications, pin descriptions, and package descriptions (this document)      | DSP56852/D    |
| DSP56852<br>Product Brief        | Summary description and block diagram of the DSP56852 core, memory, peripherals and interfaces        | DSP56852PB/D  |
| DSP56852<br>Errata               | Details any chip issues that might be present                                                         | DSP56852E/D   |

#### 1.5 Data Sheet Conventions

This data sheet uses the following conventions:

| OVERBAR | This is used to indicate a signal that is active when pulled low. For example, the RESET pin is |
|---------|-------------------------------------------------------------------------------------------------|
|         | antiva vyhan lavy                                                                               |

active when low.

"asserted" A high true (active high) signal is high or a low true (active low) signal is low.

"deasserted" A high true (active high) signal is low or a low true (active low) signal is high.

| Examples: | Signal/Symbol | Logic State | Signal State | Voltage <sup>1</sup> |
|-----------|---------------|-------------|--------------|----------------------|
|           | PIN           | True        | Asserted     | $V_{IL}/V_{OL}$      |
|           | PIN           | False       | Deasserted   | $V_{IH}/V_{OH}$      |
|           | PIN           | True        | Asserted     | $V_{IH}/V_{OH}$      |
|           | PIN           | False       | Deasserted   | $V_{IL}/V_{OL}$      |

<sup>1.</sup> Values for VIL, VOL, VIH, and VOH are defined by individual product specifications.

# Part 2 Signal/Connection Descriptions

### 2.1 Introduction

The input and output signals of the DSP56852 are organized into functional groups, as shown in **Table 2** and as illustrated in **Figure 2**. In **Table 3** each table row describes the package pin and the signal or signals present.

**Table 2. Functional Group Pin Allocations** 

| Functional Group                                                    | Number of Pins  |
|---------------------------------------------------------------------|-----------------|
| Power (V <sub>DD,</sub> V <sub>DDIO, or</sub> V <sub>DDA</sub> )    | 10 <sup>1</sup> |
| Ground (V <sub>SS</sub> , V <sub>SSIO</sub> , or V <sub>SSA</sub> ) | 10 <sup>1</sup> |
| Phase Lock Loop (PLL) and Clock                                     | 2 <sup>2</sup>  |
| External Bus Signals                                                | 39 <sup>3</sup> |
| External Chip Select*                                               | 3 <sup>4</sup>  |
| Interrupt and Program Control                                       | 3 <sup>5</sup>  |
| Synchronous Serial Interface (SSI) Port*                            | 6               |
| Serial Communications Interface (SCI) Port*                         | 2               |
| Serial Peripheral Interface (SPI) Port                              | 06              |
| Quad Timer Module Port                                              | 0 <sup>7</sup>  |
| JTAG/Enhanced On-Chip Emulation (EOnCE)                             | 6               |

<sup>\*</sup>Alternately, GPIO pins

 $<sup>1.\</sup> V_{DD} = V_{DD\ CORE,}\ V_{SS} = V_{SS\ CORE,}\ V_{DDIO} = V_{DD\ IO,}\ V_{SSIO} = V_{SS\ IO,}\ V_{DDA} = V_{DD\ ANA,}\ V_{SSA} = V_{SS\ ANA}$ 

<sup>2.</sup> CLKOUT is muxed Address pin A20.

<sup>3.</sup> Four Address pins are multiplexed with the timer,  $\overline{\text{CS3}}$  and CLKOUT pins.

<sup>4.</sup> CS3 is multiplexed with external Address Bus pin A19.

<sup>5.</sup> Mode pins are multiplexed with External Data pins D13-D15 like A17and A18.

<sup>6.</sup> Four of these pins are multiplexed with SSI.

<sup>7.</sup> Two of these pins are multiplexed with 2 bits of the External Address Bus A17and A18.



Figure 2. DSP56852 Signals Identified by Functional Group

<sup>1.</sup> Specifically for PLL, OSC, and POR.

<sup>2.</sup> Alternate pin functions are shown in parentheses.

# Part 3 Signals and Package Information

All digital inputs have a weak internal pull-up circuit associated with them. These pull-up circuits are enabled by default. Exceptions:

- 1. When a pin has GPIO functionality, the pull-up may be disabled under software control.
- 2. Mode pins D13, D14 and D15 have no pull-up.
- 3. TCK has a weak pull-down circuit always active.
- 4. Bidirectional I/O pullups automatically disable when the output is enabled.

This table is presented consistently with the Signals Identified by Functional Group figure.

- 1. **BOLD** entries in the *Type* column represents the state of the pin just out of reset.
- 2. Ouput(Z) means an output in a High-Z condition.

Table 3. DSP56852 Signal and Package Information for the 81-pin MAPBGA

| Pin No. | Signal Name       | Туре              | Description                                                                                                           |
|---------|-------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------|
| E1      | V <sub>DD</sub>   | V <sub>DD</sub>   | Logic Power —These pins provide power to the internal                                                                 |
| J5      | V <sub>DD</sub>   |                   | structures of the chip, and should all be attached to $V_{\mbox{\scriptsize DD}.}$                                    |
| E9      | V <sub>DD</sub>   |                   |                                                                                                                       |
| D1      | V <sub>SS</sub>   | V <sub>SS</sub>   | Logic Power - GND—These pins provide grounding for the                                                                |
| J4      | V <sub>SS</sub>   |                   | internal structures of the chip and should all be attached to V <sub>SS</sub> .                                       |
| F9      | V <sub>SS</sub>   |                   |                                                                                                                       |
| C1      | $V_{DDIO}$        | $V_{\rm DDIO}$    | I/O Power —These pins provide power for all I/O and ESD                                                               |
| H1      | V <sub>DDIO</sub> |                   | structures of the chip, and should all be attached to V <sub>DDIO</sub> .                                             |
| J7      | $V_{DDIO}$        |                   |                                                                                                                       |
| G9      | V <sub>DDIO</sub> |                   |                                                                                                                       |
| В9      | $V_{DDIO}$        |                   |                                                                                                                       |
| A4      | $V_{DDIO}$        |                   |                                                                                                                       |
| B1      | V <sub>SSIO</sub> | V <sub>SSIO</sub> | I/O Power - GND—These pins provide grounding for all I/O and ESD structures of the chip and should all be attached to |
| G1      | V <sub>SSIO</sub> |                   | V <sub>SS</sub> .                                                                                                     |
| J6      | V <sub>SSIO</sub> |                   |                                                                                                                       |
| J9      | V <sub>SSIO</sub> |                   |                                                                                                                       |
| C9      | V <sub>SSIO</sub> |                   |                                                                                                                       |
| A5      | V <sub>SSIO</sub> |                   |                                                                                                                       |
| B5      | $V_{DDA}$         | $V_{DDA}$         | Analog Power—These pins supply an analog power source                                                                 |
| В6      | V <sub>SSA</sub>  | $V_{SSA}$         | Analog Ground—This pin supplies an analog ground.                                                                     |

Table 3. DSP56852 Signal and Package Information for the 81-pin MAPBGA

| Pin No. | Signal Name | Type         | Description                                                                                                                                                           |
|---------|-------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E4      | A0          | Output(Z)    | Address Bus (A0-A16)—These pins specify a word                                                                                                                        |
| F2      | A1          |              | address for external program or data memory addresses.                                                                                                                |
| F3      | A2          |              |                                                                                                                                                                       |
| F4      | А3          |              |                                                                                                                                                                       |
| F1      | A4          |              |                                                                                                                                                                       |
| G3      | A5          |              |                                                                                                                                                                       |
| G2      | A6          |              |                                                                                                                                                                       |
| J1      | A7          |              |                                                                                                                                                                       |
| H2      | A8          |              |                                                                                                                                                                       |
| НЗ      | A9          |              |                                                                                                                                                                       |
| J2      | A10         |              |                                                                                                                                                                       |
| H4      | A11         |              |                                                                                                                                                                       |
| G4      | A12         |              |                                                                                                                                                                       |
| J3      | A13         |              |                                                                                                                                                                       |
| F5      | A14         |              |                                                                                                                                                                       |
| H5      | A15         |              |                                                                                                                                                                       |
| E5      | A16         |              |                                                                                                                                                                       |
| F6      | A17         | Output(Z)    | Address Bus (A17)                                                                                                                                                     |
|         | TIO0        | Input/Output | Timer I/O (0)—Can be programmed as either a timer input source or as a timer output flag.                                                                             |
| G5      | A18         | Output(Z)    | Address Bus (A18)                                                                                                                                                     |
|         | TIO1        | Input/Output | Timer I/O (1)—Can be programmed as either a timer input source or as a timer output flag.                                                                             |
| H6      | A19         | Output(Z)    | Address Bus (A19)                                                                                                                                                     |
|         | CS3         | Output       | <b>External Chip Select 3</b> —When enabled, a $\overline{\text{CSx}}$ signal is asserted for external memory accesses that fall within a programmable address range. |
| J8      | CLKO        | Output       | Output clock (CLKO)—User programmable clock out                                                                                                                       |
|         | A20         | Output       | reference Address Bus—A20                                                                                                                                             |
| D2      | CS0         | Output       | Chip Select 0 (CS0) —When enabled, a CSx signal is asserted for external memory accesses that fall within a programmable address range.                               |
|         | GPIOA0      | Input/Output | Port A GPIO (0) —A general purpose IO pin.                                                                                                                            |
|         | 1           |              | <u> </u>                                                                                                                                                              |

Table 3. DSP56852 Signal and Package Information for the 81-pin MAPBGA

|         | 1 -           |              | donago información for che o i pin in/a 20/a                                                                                                                                                                                                                                                                                          |
|---------|---------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No. | Signal Name   | Type         | Description                                                                                                                                                                                                                                                                                                                           |
| D3      | CS1           | Output       | Chip Select 1 (CS1) —When enabled, a CSx signal is asserted for external memory accesses that fall within a programmable address range.                                                                                                                                                                                               |
|         | GPIOA1        | Input/Output | Port A GPIO (1) —A general purpose IO pin.                                                                                                                                                                                                                                                                                            |
| C3      | CS2           | Output       | Chip Select 2 (CS2)—When enabled, a CSx signal is asserted for external memory accesses that fall within a programmable address range.                                                                                                                                                                                                |
|         | GPIOA2        | Input/Output | Port A GPIO (2) —A general purpose IO pin.                                                                                                                                                                                                                                                                                            |
| G7      | D0            | Input/Output | Data Bus (D0-D12) —specify the data for external program or                                                                                                                                                                                                                                                                           |
| H7      | D1            |              | data memory accesses. D0–D15 are tri-stated when the external bus is inactive.                                                                                                                                                                                                                                                        |
| H8      | D2            |              | oxionial bad to madivo.                                                                                                                                                                                                                                                                                                               |
| G8      | D3            |              |                                                                                                                                                                                                                                                                                                                                       |
| H9      | D4            |              |                                                                                                                                                                                                                                                                                                                                       |
| F8      | D5            |              |                                                                                                                                                                                                                                                                                                                                       |
| F7      | D6            |              |                                                                                                                                                                                                                                                                                                                                       |
| G6      | D7            |              |                                                                                                                                                                                                                                                                                                                                       |
| E8      | D8            |              |                                                                                                                                                                                                                                                                                                                                       |
| E7      | D9            |              |                                                                                                                                                                                                                                                                                                                                       |
| E6      | D10           |              |                                                                                                                                                                                                                                                                                                                                       |
| D8      | D11           |              |                                                                                                                                                                                                                                                                                                                                       |
| D7      | D12           |              |                                                                                                                                                                                                                                                                                                                                       |
| D9      | D13<br>MODE A | Input/Output | Data Bus (D13–D15) — specify the data for external program or data memory accesses. D0–D15 are tri-stated when the                                                                                                                                                                                                                    |
| C8      | D14<br>MODE B |              | external bus is inactive.  Mode Select—During the bootstrap process the MODE A,                                                                                                                                                                                                                                                       |
| A9      | D15<br>MODE C |              | MODE B, and MODE C pins select one of the eight bootstrap modes. These pins are sampled at the end of reset.                                                                                                                                                                                                                          |
|         |               |              | <b>Note:</b> Any time POR and EXTERNAL resets are active, the state of MODE A, B and C pins get asynchronously transferred to the SIM Control Register [14:12] (\$1FFF08) respectively. These bits determine the mode in which the part will boot up.                                                                                 |
|         |               |              | <b>Note:</b> Software and COP resets do not update the SIM Control Register.                                                                                                                                                                                                                                                          |
| E2      | RD            | Output       | Bus Control– Read Enable (RD)—is asserted during external memory read cycles. When RD is asserted low, pins D0–D15 become inputs and an external device is enabled onto the DSP data bus. When RD is deasserted high, the external data is latched inside the DSP. RD can be connected directly to the OE pin of a Static RAM or ROM. |

Table 3. DSP56852 Signal and Package Information for the 81-pin MAPBGA

| Pin No. | Signal Name | Type         | Description                                                                                                                                                                                                                                                                                                                                                               |
|---------|-------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E3      | WR          | Output       | Bus Control–Write Enable (WR)— is asserted during external memory write cycles. When WR is asserted low, pins D0–D15 become outputs and the DSP puts data on the bus. When WR is deasserted high, the external data is latched inside the external device. When WR is asserted, it qualifies the A0–A15 pins. WR can be connected directly to the WE pin of a Static RAM. |
| B4      | RXD         | Input        | SCI Receive Data (RXD)—This input receives byte-<br>oriented serial data and transfers it to the SCI receive shift<br>register.                                                                                                                                                                                                                                           |
|         | GPIOE0      | Input/Output | Port E GPIO (0)—A general purpose I/O pin.                                                                                                                                                                                                                                                                                                                                |
| D4      | TXD         | Output(Z)    | SCI Transmit Data (TXD)—This signal transmits data from the SCI transmit data register.                                                                                                                                                                                                                                                                                   |
|         | GPIOE1      | Input/Output | Port E GPIO (1)—A general purpose I/O pin.                                                                                                                                                                                                                                                                                                                                |
| B2      | GPIOC0      | Input/Output | Port C GPIO (0)—This pin is a General Purpose I/O (GPIO pin when the SSI is not in use.                                                                                                                                                                                                                                                                                   |
|         | STXD        | Output       | SSI Transmit Data (STXD)—This output pin transmits seria data from the SSI Transmitter Shift Register.                                                                                                                                                                                                                                                                    |
| A2      | GPIOC1      | Input/Output | Port C GPIO (1)—This pin is a General Purpose I/O (GPIO pin when the SSI is not in use.                                                                                                                                                                                                                                                                                   |
|         | SRXD        | Input        | SSI Receive Data (SRXD)—This input pin receives serial data and transfers the data to the SSI Receive Shift Register.                                                                                                                                                                                                                                                     |
| А3      | SCLK        | Input/Output | SPI Serial Clock (SCLK)—In Master mode, this pin serves as an output, clocking slaved listeners. In Slave mode, this pin serves as the data clock input.                                                                                                                                                                                                                  |
|         | GPIOC2      | Input/Output | Port C GPIO (2)—This pin is a General Purpose I/O (GPIO pin that can individually be programmed as input or output pin.                                                                                                                                                                                                                                                   |
|         | STCK        | Input/Output | SSI Serial Transfer Clock (STCK)—This bidirectional pin provides the serial bit rate clock for the transmit section of the SSI. The clock signal can be continuous or gated.                                                                                                                                                                                              |
| ВЗ      | SS          | Input        | SPI Slave Select (SS)—In Master mode, this pin is used to arbitrate multiple masters. In Slave mode, this pin is used to select the slave.                                                                                                                                                                                                                                |
|         | GPIOC3      | Input/Output | Port C GPIO (3)—This pin is a General Purpose I/O (GPIO pin that can individually be programmed as input or output pin.                                                                                                                                                                                                                                                   |
|         | STFS        | Input/Output | SSI Serial Transfer Frame Sync (STFS) —This bidirectional pin is used to count the number of words in a frame while transmitting. A programmable frame rate divide and a word length divider are used for frame rate sync signal generation.                                                                                                                              |

Table 3. DSP56852 Signal and Package Information for the 81-pin MAPBGA

|         | 1           |                             |                                                                                                                                                                                                                                                             |
|---------|-------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No. | Signal Name | Type                        | Description                                                                                                                                                                                                                                                 |
| C4      | MISO        | Input/Output                | SPI Master In/Slave Out (MISO)—This serial data pin is an input to a master device and an output from a slave device. The MISO line of a slave device is placed in the high-impedance state if the slave device is not selected.                            |
|         | GPIOC4      | Input/Output                | Port C GPIO (4)—This pin is a General Purpose I/O (GPIO) pin that can individually be programmed as input or output pin.                                                                                                                                    |
|         | SRCK        | Input/Output                | SSI Serial Receive Clock (SRCK)—This bidirectional pin provides the serial bit rate clock for the receive section of the SSI. The clock signal can be continuous or gated.                                                                                  |
| C5      | MOSI        | Input/<br><b>Output (Z)</b> | SPI Master Out/Slave In (MOSI)—This serial data pin is an output from a master device and an input to a slave device. The master device places data on the MOSI line a half-cycle before the clock edge that the slave device uses to latch the data.       |
|         | GPIOC5      | Input/Output                | <b>Port C GPIO (5)</b> —This pin is a General Purpose I/O (GPIO) pin that can individually be programmed as input or output pin.                                                                                                                            |
|         | SRFS        | Input/Output                | SSI Serial Receive Frame Sync (SRFS)— This bidirectional pin is used to count the number of words in a frame while receiving. A programmable frame rate divider and a word length divider are used for frame rate sync signal generation.                   |
| A1      | ĪRQĀ        | Input                       | <b>External Interrupt Request A (IRQA)</b> —The IRQA Schmitt trigger input is a synchronized external interrupt request that indicates that an external device is requesting service. It can be programmed to be level-sensitive or negative-edgetriggered. |
| C2      | ĪRQB        | Input                       | External Interrupt Request B (IRQB)—The IRQB Schmitt trigger input is an external interrupt request that indicates that an external device is requesting service. It can be programmed to be level-sensitive or negative-edgetriggered.                     |
| A6      | EXTAL       | Input                       | External Crystal Oscillator Input (EXTAL)—This input should be connected to an external crystal. If an external clock source other than a crystal oscillator is used, EXTAL must be tied off.                                                               |
| A7      | XTAL        | Input/ <b>Output</b>        | Crystal Oscillator Output (XTAL)—This output connects the internal crystal oscillator output to an external crystal. If an external clock source other than a crystal oscillator is used, XTAL must be used as the input.                                   |

Table 3. DSP56852 Signal and Package Information for the 81-pin MAPBGA

| •       | ,           |              | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------|-------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No. | Signal Name | Туре         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| D5      | RESET       | Input        | Reset (RESET)—This input is a direct hardware reset on the processor. When RESET is asserted low, the DSP is initialized and placed in the Reset state. A Schmitt trigger input is used for noise immunity. When the RESET pin is deasserted, the initial Chip Operating mode is latched from the D[15:13] pins. The internal reset signal will be deasserted synchronous with the internal clocks, after a fixed number of internal clocks.  To ensure complete hardware reset, RESET and TRST should be asserted together. The only exception occurs in a debugging environment when a hardware DSP reset is required and it is necessary not to reset the JTAG/Enhanced OnCE module. In this case, assert RESET, but do not assert |
|         |             |              | TRST.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| C6      | TCK         | Input        | <b>Test Clock Input (TCK)</b> —This input pin provides a gated clock to synchronize the test logic and shift serial data to the JTAG/Enhanced OnCE port. The pin is connected internally to a pull-down resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| В7      | TDI         | Input        | <b>Test Data Input (TDI)</b> —This input pin provides a serial input data stream to the JTAG/Enhanced OnCE port. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A8      | TDO         | Output       | Test Data Output (TDO)—This tri-statable output pin provides a serial output data stream from the JTAG/ Enhanced OnCE port. It is driven in the Shift-IR and Shift-DR controller states, and changes on the falling edge of TCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| C7      | TMS         | Input        | <b>Test Mode Select Input (TMS)</b> —This input pin is used to sequence the JTAG TAP controller's state machine. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| D6      | TRST        | Input        | Test Reset (TRST)—As an input, a low signal on this pin provides a reset signal to the JTAG TAP controller. To ensure complete hardware reset, TRST should be asserted whenever RESET is asserted. The only exception occurs in a debugging environment, since the Enhanced OnCE/JTAG module is under the control of the debugger. In this case it is not necessary to assert TRST when asserting RESET. Outside of a debugging environment RESET should be permanently asserted by grounding the signal, thus disabling the Enhanced OnCE/JTAG module on the DSP.                                                                                                                                                                    |
| B8      | DE          | Input/Output | <b>Debug Even (DE)</b> — is an open-drain, bidirectional, active low signal. As an input, it is a means of entering Debug mode of operation from an external command controller. As an output, it is a means of acknowledging that the chip has entered Debug mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# Part 4 Specifications

#### 4.1 General Characteristics

The DSP56852 is fabricated in high-density CMOS with 5-volt tolerant TTL-compatible digital inputs. The term "5-volt tolerant" refers to the capability of an I/O pin, built on a 3.3V compatible process technology, to withstand a voltage up to 5.5V without damaging the device. Many systems have a mixture of devices designed for 3.3V and 5V power supplies. In such systems, a bus may carry both 3.3V and 5V-compatible I/O voltage levels (a standard 3.3V I/O is designed to receive a maximum voltage of 3.3V ±10% during normal operation without causing damage). This 5V-tolerant capability therefore offers the power savings of 3.3V I/O levels while being able to receive 5V levels without being damaged.

Absolute maximum ratings given in **Table 4** are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond these ratings may affect device reliability or cause permanent damage to the device.

The DSP56852 DC/AC electrical specifications are preliminary and are from design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. Finalized specifications will be published after complete characterization and device qualifications have been completed.

#### **CAUTION**

This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level.

| Table | 4 | Ahso | lute | <b>Maximum</b> | Ratings |
|-------|---|------|------|----------------|---------|
| and   | - | AUSU | шс   | IVICIALITICITI | mannas  |

| Characteristic                                                                                        | Symbol                                                           | Min                                               | Max                                               | Unit |
|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------|------|
| Supply voltage, core                                                                                  | V <sub>DD</sub> <sup>1</sup>                                     | V <sub>SS</sub> – 0.3                             | V <sub>SS</sub> + 2.0                             | V    |
| Supply voltage, IO<br>Supply voltage, analog                                                          | V <sub>DDIO</sub> <sup>2</sup><br>V <sub>DDIO</sub> <sup>2</sup> | V <sub>SSIO</sub> - 0.3<br>V <sub>SSA</sub> - 0.3 | V <sub>SSIO</sub> + 4.0<br>V <sub>DDA</sub> + 4.0 | V    |
| Digital input voltages Analog input voltages (XTAL, EXTAL)                                            | V <sub>IN</sub><br>V <sub>INA</sub>                              | $V_{SSIO} - 0.3$ $V_{SSA} - 0.3$                  | $V_{\rm SSIO} + 5.5$ $V_{\rm DDA} + 0.3$          | V    |
| Current drain per pin excluding $V_{DD}$ , $V_{SS}$ , $V_{DDA}$ , $V_{SSA}$ , $V_{DDIO}$ , $V_{SSIO}$ | I                                                                | _                                                 | 10                                                | mA   |
| Junction temperature                                                                                  | TJ                                                               | -40                                               | 120                                               | °C   |
| Storage temperature range                                                                             | T <sub>STG</sub>                                                 | -55                                               | 150                                               | °C   |

V<sub>DD</sub> must not exceed V<sub>DDIO</sub>

<sup>2.</sup>  $V_{DDIO}$  and  $V_{DDA}$  must not differ by more that 0.5V

**Table 5. Recommended Operating Conditions** 

| Characteristic                   | Symbol             | Min  | Max  | Unit |
|----------------------------------|--------------------|------|------|------|
| Supply voltage for Logic Power   | V <sub>DD</sub>    | 1.62 | 1.98 | V    |
| Supply voltage for I/O Power     | $V_{\rm DDIO}$     | 3.0  | 3.6  | V    |
| Supply voltage for Analog Power  | $V_{DDA}$          | 3.0  | 3.6  | V    |
| Ambient operating temperature    | T <sub>A</sub>     | -40  | 85   | °C   |
| PLL clock frequency <sup>1</sup> | f <sub>pll</sub>   | _    | 240  | MHz  |
| Operating Frequency <sup>2</sup> | f <sub>op</sub>    | _    | 120  | MHz  |
| Frequency of peripheral bus      | f <sub>ipb</sub>   | _    | 60   | MHz  |
| Frequency of external clock      | f <sub>clk</sub>   | _    | 240  | MHz  |
| Frequency of oscillator          | f <sub>osc</sub>   | 2    | 4    | MHz  |
| Frequency of clock via XTAL      | f <sub>xtal</sub>  | _    | 240  | MHz  |
| Frequency of clock via EXTAL     | f <sub>extal</sub> | 2    | 4    | MHz  |

<sup>1.</sup> Assumes clock source is direct clock to EXTAL or crystal oscillator running 2-4MHz PLL must be enabled, locked, and selected. The actual frequency depends on the source clock frequency and programming of the CGM module.

Table 6. Thermal Characteristics<sup>1</sup>

| Characteristic                                     | 81-pin MAPBGA     |                                          |      |  |  |  |  |
|----------------------------------------------------|-------------------|------------------------------------------|------|--|--|--|--|
| Cital acteristic                                   | Symbol            | Value                                    | Unit |  |  |  |  |
| Thermal resistance junction-to-ambient (estimated) | $\theta_{JA}$     | 36.9                                     | °C/W |  |  |  |  |
| I/O pin power dissipation                          | P <sub>I/O</sub>  | User Determined                          | W    |  |  |  |  |
| Power dissipation                                  | P <sub>D</sub>    | $P_D = (I_{DD} \times V_{DD}) + P_{I/O}$ | W    |  |  |  |  |
| Maximum allowed P <sub>D</sub>                     | P <sub>DMAX</sub> | $(T_J - T_A) / \theta_{JA}$              | °C   |  |  |  |  |

1. See Section 6.1 for more detail.

<sup>2.</sup> Master clock is derived from one of the following four sources:

 $f_{clk} = f_{xtal}$  when the source clock is the direct clock to EXAL

 $f_{clk} = f_{pll}$  when PLL is selected

 $<sup>{\</sup>rm f_{clk}} = {\rm f_{osc}}$  when the source clock is the crystal oscillator and PLL is not selected

 $f_{clk} = f_{extal}$  when the source clock is the direct clock to EXAL and PLL is not selected

#### 4.2 DC Electrical Characteristics

#### Table 7. DC Electrical Characteristics

 $Operating\ Conditions:\ V_{SS} = V_{SSIO} = V_{SSA} = 0V,\ V_{DD} = 1.62-1.98V,\ V_{DDIO} = V_{DDA} = 3.0-3.6V,\ T_{A} = -40^{\circ}\ to\ +120^{\circ}C,\ C_{L} \leq 50pF,\ f_{op} = 120MHz$ 

| Characteristic                                                                                                                     | Symbol                       | Min                     | Тур               | Max                    | Unit           |
|------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------|-------------------|------------------------|----------------|
| Input high voltage (XTAL/EXTAL)                                                                                                    | V <sub>IHC</sub>             | V <sub>DDA</sub> – 0.8  | V <sub>DDA</sub>  | V <sub>DDA</sub> + 0.3 | V              |
| Input low voltage (XTAL/EXTAL)                                                                                                     | V <sub>ILC</sub>             | -0.3                    | _                 | 0.5                    | V              |
| Input high voltage                                                                                                                 | V <sub>IH</sub>              | 2.0                     | _                 | 5.5                    | V              |
| Input low voltage                                                                                                                  | V <sub>IL</sub>              | -0.3                    | _                 | 0.8                    | V              |
| Input current low (pullups disabled)                                                                                               | I <sub>IL</sub>              | -1                      | _                 | 1                      | μΑ             |
| Input current high (pullups disabled)                                                                                              | I <sub>IH</sub>              | -1                      | _                 | 1                      | μΑ             |
| Output tri-state current low                                                                                                       | I <sub>OZL</sub>             | -10                     | _                 | 10                     | μΑ             |
| Output tri-state current high                                                                                                      | I <sub>OZH</sub>             | -10                     | _                 | 10                     | μΑ             |
| Output High Voltage at I <sub>OH</sub>                                                                                             | V <sub>OH</sub>              | V <sub>DDIO</sub> – 0.7 | _                 | _                      | V              |
| Output Low Voltage at I <sub>OL</sub>                                                                                              | V <sub>OL</sub>              | _                       | _                 | 0.4                    | V              |
| Output High Current at V <sub>OH</sub>                                                                                             | I <sub>OH</sub>              | 8                       | _                 | 16                     | mA             |
| Output Low Current at V <sub>OL</sub>                                                                                              | I <sub>OL</sub>              | 8                       | _                 | 16                     | mA             |
| Input capacitance                                                                                                                  | C <sub>IN</sub>              | _                       | 8                 | _                      | pF             |
| Output capacitance                                                                                                                 | C <sub>OUT</sub>             | _                       | 12                | _                      | pF             |
| V <sub>DD</sub> supply current (Core logic, memories, peripherals) Run <sup>1</sup> Deep Stop <sup>2</sup> Light Stop <sup>3</sup> | l <sub>DD</sub> <sup>4</sup> | _<br>_<br>_             | 55<br>0.02<br>3.4 | 70<br>2.5<br>8         | mA<br>mA<br>mA |
| V <sub>DDIO</sub> supply current (I/O circuity) Run <sup>5</sup> Deep Stop <sup>2</sup>                                            | I <sub>DDIO</sub>            | _<br>_                  | 40<br>0           | 50<br>300              | mA<br>μA       |
| V <sub>DDA</sub> supply current (analog circuity)  Deep Stop <sup>2</sup>                                                          | I <sub>DDA</sub>             | _                       | 60                | 120                    | μΑ             |
| Low Voltage Interrupt <sup>6</sup>                                                                                                 | V <sub>EI</sub>              | _                       | 2.5               | 2.85                   | V              |
| Low Voltage Interrupt Recovery Hysteresis                                                                                          | V <sub>EIH</sub>             | _                       | 50                | _                      | mV             |
| Power on Reset <sup>7</sup>                                                                                                        | POR                          | _                       | 1.5               | 2.0                    | V              |

**Note:** Run (operating)  $I_{DD}$  measured using external square wave clock source ( $f_{osc} = 4MHz$ ) into XTAL. All inputs 0.2V from rail; no DC loads; outputs unloaded. All ports configured as inputs; measured with all modules enabled. PLL set to 240MHz out.

- 1. Running Core, performing 50% NOP and 50% FIR. Clock at 120 MHz.
- 2. Deep Stop Mode Operation frequency = 4 MHz, PLL set to 4 MHz, crystal oscillator.
- 3. Light Stop Mode Operation frequency = 120 MHz, PLL set to 240 MHz, crystal oscillator.
- 4. I<sub>DD</sub> includes current for core logic, internal memories, and all internal peripheral logic circuitry.
- 5. Running core and performing external memory access. Clock at 120 MHz.
- 6. When V<sub>DD</sub> drops below V<sub>EI</sub> max value, an interrupt is generated.
- 7. Power-on reset occurs whenever the digital supply drops below 1.8V. While power is ramping up, this signal remains active as long as the internal 2.5V is below 1.8V, no matter how long the ramp up rate is. The internally regulated voltage is typically 100mV less than  $V_{DD}$  during ramp up until 2.5V is reached, at which time it self-regulates.



Figure 3. Maximum Run I<sub>DDTOTAL</sub> vs. Frequency (see Notes 1 and 5 in Table 7)

## 4.3 Supply Voltage Sequencing and Separation Cautions

Figure 4 shows two situations to avoid in sequencing the  $V_{DD}$  and  $V_{DDIO}$ ,  $V_{DDA}$  supplies.



**Notes:** 1. V<sub>DD</sub> rising before V<sub>DDIO</sub>, V<sub>DDA</sub>

2.  $V_{DDIO}$ ,  $V_{DDA}$  rising much faster than  $V_{DD}$ 

Figure 4. Supply Voltage Sequencing and Separation Cautions

#### **Supply Voltage Sequencing and Separation Cautions**

 $V_{DD}$  should not be allowed to rise early (1). This is usually avoided by running the regulator for the  $V_{DD}$  supply (1.8V) from the voltage generated by the 3.3V  $V_{DDIO}$  supply, see Figure 5. This keeps  $V_{DD}$  from rising faster than  $V_{DDIO}$ .

 $V_{DD}$  should not rise so late that a large voltage difference is allowed between the two supplies (2). Typically this situation is avoided by using external discrete diodes in series between supplies, as shown in Figure 5. The series diodes forward bias when the difference between  $V_{DDIO}$  and  $V_{DD}$  reaches approximately 2.1, causing  $V_{DD}$  to rise as  $V_{DDIO}$  ramps up. When the  $V_{DD}$  regulator begins proper operation, the difference between supplies will typically be 0.8V and conduction through the diode chain reduces to essentially leakage current. During supply sequencing, the following general relationship should be adhered to:  $V_{DDIO} \ge V_{DD} \ge (V_{DDIO} - 2.1V)$ 

In practice,  $V_{DDA}$  is typically connected directly to  $V_{DDIO}$  with some filtering.



Figure 5. Example Circuit to Control Supply Sequencing

#### 4.4 AC Electrical Characteristics

Timing waveforms in Section 4.2 are tested with a  $V_{IL}$  maximum of 0.8V and a  $V_{IH}$  minimum of 2.0V for all pins except XTAL, which is tested using the input levels in Section 4.2. In Figure 6 the levels of  $V_{IH}$  and  $V_{IL}$  for an input signal are shown.



Note: The midpoint is  $V_{IL} + (V_{IH} - V_{IL})/2$ .

**Figure 6. Input Signal Measurement References** 

**Figure 7** shows the definitions of the following signal states:

- Active state, when a bus or signal is driven, and enters a low impedance state
- Tri-stated, when a bus or signal is placed in a high impedance state
- Data Valid state, when a signal level has reached V<sub>OL</sub> or V<sub>OH</sub>
- Data Invalid state, when a signal level is in transition between V<sub>OL</sub> and V<sub>OH</sub>



Figure 7. Signal States

## 4.5 External Clock Operation

The DSP56852 system clock can be derived from a crystal or an external system clock signal. To generate a reference frequency using the internal oscillator, a reference crystal must be connected between the EXTAL and XTAL pins.

## 4.5.1 Crystal Oscillator for use with PLL

The internal oscillator is designed to interface with a parallel-resonant crystal resonator in the frequency range specified for the external crystal in **Table 9.** In **Figure 8** a typical crystal oscillator circuit is shown. Follow the crystal supplier's recommendations when selecting a crystal, because crystal parameters determine the component values required to provide maximum stability and reliable start-up. The crystal and associated components should be mounted as close as possible to the EXTAL and XTAL pins to minimize output distortion and start-up stabilization time.

**External Clock Operation** 

Crystal Frequency = 2-4MHz (optimized for 4MHz)



Figure 8. Crystal Oscillator

#### 4.5.2 High Speed External Clock Source (> 4MHz)

The recommended method of connecting an external clock is given in **Figure 9.** The external clock source is connected to XTAL and the EXTAL pin is held at ground (recommended),  $V_{DDA}$ , or  $V_{DDA}/2$ . The TOD\_SEL bit in CGM must be set to 1.



Figure 9. Connecting a High Speed External Clock Signal using XTAL

### 4.5.3 Low Speed External Clock Source (2-4MHz)

The recommended method of connecting an external clock is given in **Figure 10.** The external clock source is connected to XTAL and the EXTAL pin is held at V<sub>DDA</sub>/2. The TOD\_SEL bit in CGM may be set to 0 or 1.0 is recommended.



Figure 10. Connecting a Low Speed External Clock Signal using XTAL

# Table 8. External Clock Operation Timing Requirements<sup>4</sup>

 $Operating\ Conditions:\ V_{SS} = V_{SSIO} = V_{SSA} = 0V,\ V_{DD} = 1.62-1.98V,\ V_{DDIO} = V_{DDA} = 3.0-3.6V,\ T_{A} = -40^{\circ}\ to\ +120^{\circ}C,\ C_{L} \leq 50pF,\ f_{op} = 120MHz$ 

| Characteristic                                              | Symbol            | Min  | Тур | Max | Unit |
|-------------------------------------------------------------|-------------------|------|-----|-----|------|
| Frequency of operation (external clock driver) <sup>1</sup> | f <sub>osc</sub>  | 0    | _   | 240 | MHz  |
| Clock Pulse Width <sup>4</sup>                              | t <sub>PW</sub>   | 6.25 | _   | _   | ns   |
| External clock input rise time <sup>2, 4</sup>              | t <sub>rise</sub> | _    | _   | TBD | ns   |
| External clock input fall time <sup>3, 4</sup>              | t <sub>fall</sub> | _    | _   | TBD | ns   |

- 1. See Figure 9 for details on using the recommended connection of an external clock driver.
- 2. External clock input rise time is measured from 10 to 90 percent.
- 3. External clock input fall time is measured from 90 to 10percent.
- 4. Parameters listed are guaranteed by design.



Note: The midpoint is  $V_{IL} + (V_{IH} - V_{IL})/2$ .

Figure 11. External Clock Timing

#### Table 9. PLL Timing

 $Operating\ Conditions:\ V_{SS} = V_{SSIO} = V_{SSA} = 0V,\ V_{DD} = 1.62-1.98V,\ V_{DDIO} = V_{DDA} = 3.0-3.6V,\ T_{A} = -40^{\circ}\ to\ +120^{\circ}C,\ C_{L} \leq 50pF,\ f_{op} = 120MHz$ 

| Characteristic                                                | Symbol            | Min | Тур | Max | Unit |
|---------------------------------------------------------------|-------------------|-----|-----|-----|------|
| External reference crystal frequency for the PLL <sup>1</sup> | f <sub>osc</sub>  | 2   | 4   | 4   | MHz  |
| PLL output frequency                                          | f <sub>clk</sub>  | 40  | _   | 240 | MHz  |
| PLL stabilization time <sup>2</sup>                           | t <sub>plls</sub> | -   | 1   | 10  | ms   |

<sup>1.</sup> An externally supplied reference clock should be as free as possible from any phase jitter for the PLL to work correctly. The PLL is optimized for 4MHz input crystal.

2. This is the minimum time required after the PLL setup is changed to ensure reliable operation.

## 4.6 External Memory InterfaceTiming

The External Memory Interface is designed to access static memory and peripheral devices. Figure 12 shows sample timing and parameters that are detailed in **Table 10**.

The timing of each parameter consists of both a fixed delay portion and a clock related portion; as well as user controlled wait states. The equation:

$$t = D + P * (M + W)$$

should be used to determine the actual time of each parameter. The terms in the above equation are defined as:

- t parameter delay time
- D fixed portion of the delay, due to on-chip path delays.
- P the period of the system clock, which determines the execution rate of the part (i.e. when the device is operating at 120 MHz, P = 8.33 ns).
- M Fixed portion of a clock period inherent in the design. This number is adjusted to account for possible clock duty cycle derating.
- W the sum of the applicable wait state controls. See the "Wait State Controls" column of **Table 10** for the applicable controls for each parameter. See the EMI chapter of the 83x Peripheral Manual for details of what each wait state field controls.

Some of the parameters contain two sets of numbers. These parameters have two different paths and clock edges that must be considered. Check both sets of numbers and use the smaller result. The appropriate entry may change if the operating frequency of the part changes.

The timing of write cycles is different when WWS = 0 than when WWS > 0. Therefore, some parameters contain two sets of numbers to account for this difference. The "Wait States Configuration" column of **Table 10** should be used to make the appropriate selection.



Note: During read-modify-write instructions and internal instructions, the address lines do not change state.

Figure 12. External Memory Interface Timing

#### **Table 10. External Memory Interface Timing**

 $Operating\ Conditions:\ V_{SS} = V_{SSIO} = V_{SSA} = 0\ V,\ V_{DD} = 1.62 - 1.98\ V,\ V_{DDIO} = V_{DDA} = 3.0 - 3.6V,\ T_A = -40^{\circ}\ to + 120^{\circ}C,\ C_L \leq 50 pF,\ P = 8.333 ns$ 

| Characteristic                               | Symbol            | Wait States<br>Configuration | D                  | М                | Wait States<br>Controls                 | Unit |
|----------------------------------------------|-------------------|------------------------------|--------------------|------------------|-----------------------------------------|------|
| Address Valid to WR Asserted                 | t <sub>AWR</sub>  | WWS=0                        | -0.75              | 0.50             | wwss                                    | ns   |
|                                              | AWR               | WWS>0                        | -1.50              | 0.69             | *************************************** | 113  |
| WR Width Asserted to WR                      | t <sub>WR</sub>   | WWS=0                        | -0.52              | 0.19             | wws                                     | ns   |
| Deasserted                                   | -VVK              | WWS>0                        | -0.13              | 0.00             | ******                                  | 110  |
| Data Out Valid to WR Asserted                |                   | WWS=0                        | -1.86              | 0.00             |                                         |      |
|                                              | t <sub>DWR</sub>  | WWS=0                        | - 6.03             | 0.25             | wwss                                    | ns   |
|                                              | JOWK              | WWS>0                        | -1.73              | 0.19             |                                         | 110  |
|                                              |                   | WWS>0                        | -4.29              | 0.50             |                                         |      |
| Valid Data Out Hold Time after WR Deasserted | t <sub>DOH</sub>  |                              | -1.71              | 0.25             | WWSH                                    | ns   |
| Valid Data Out Set Up Time to WR             | tana              |                              | -2.38              | 0.19             | wws,wwss                                | ns   |
| Deasserted                                   | t <sub>DOS</sub>  |                              | -4.42              | 0.50             | - vvv3,vvv33                            |      |
| Valid Address after WR Deasserted            | t <sub>WAC</sub>  |                              | -1.44              | 0.25             | WWSH                                    |      |
| RD Deasserted to Address Invalid             | t <sub>RDA</sub>  |                              | - 0.51             | 0.00             | RWSH                                    | ns   |
| Address Valid to RD Deasserted               | t <sub>ARDD</sub> |                              | -2.03              | 1.00             | RWSS,RWS                                | ns   |
| Valid Input Data Hold after RD Deasserted    | t <sub>DRD</sub>  |                              | 0.00               | N/A <sup>1</sup> | _                                       | ns   |
| RD Assertion Width                           | t <sub>RD</sub>   |                              | -0.97              | 1.00             | RWS                                     | ns   |
| Address Valid to Input Data Valid            | t                 |                              | -10.13             | 1.00             |                                         | 20   |
|                                              | t <sub>AD</sub>   |                              | -13.22             | 1.19             | RWSS,RWS                                | ns   |
| Address Valid to RD Asserted                 | t <sub>ARDA</sub> |                              | - 1.06             | 0.00             | RWSS                                    | ns   |
| RD Asserted to Input Data Valid              | t                 |                              | -9.06              | 1.00             |                                         | no   |
| Asserted to input Data Valid                 | t <sub>RDD</sub>  |                              | -12.65             | 1.19             | RWSS,RWS                                | ns   |
| WR Deasserted to RD Asserted                 | t <sub>WRRD</sub> |                              | -0.70              | 0.25             | WWSH,RWSS                               | ns   |
| RD Deasserted to RD Asserted                 | t <sub>RDRD</sub> |                              | -0.17 <sup>2</sup> | 0.00             | RWSS,RWSH                               | ns   |
| WR Deasserted to WR Asserted                 | t <sub>WRWR</sub> | WWS=0                        | -0.47              | 0.75             | wwss, wwsh                              | ns   |
|                                              | 707707            | WWS>0                        | -0.07              | 1.00             |                                         |      |
| RD Deasserted to WR Asserted                 | t <sub>RDWR</sub> |                              | 0.10               | 0.50             | MDAR, BMDAR,                            | ns   |
|                                              | TOVVIX            |                              | -0.31              | 0.69             | RWSH, WWSS                              |      |

N/A since device captures data before it deasserts RD

<sup>2.</sup> If RWSS = RWSH = 0, RD does not deassert during back-to-back reads and D=0.00 should be used.

Reset, Stop, Wait, Mode Select, and Interrupt Timing

## 4.7 Reset, Stop, Wait, Mode Select, and Interrupt Timing

# Table 11. Reset, Stop, Wait, Mode Select, and Interrupt Timing <sup>1, 2</sup>

Operating Conditions:  $V_{SS} = V_{SSIO} = V_{SSA} = 0V$ ,  $V_{DD} = 1.62 - 1.98V$ ,  $V_{DDIO} = V_{DDA} = 3.0 - 3.6V$ ,  $V_{A} = -40^{\circ}$  to  $+120^{\circ}$ C,  $V_{C} \le 50$  pF,  $V_{C} = 1.00$  Hz

| Characteristic                                                                                     | Symbol                 | Min          | Max    | Unit     | See<br>Figure |
|----------------------------------------------------------------------------------------------------|------------------------|--------------|--------|----------|---------------|
| RESET Assertion to Address, Data and Control Signals High Impedance                                | t <sub>RAZ</sub>       | _            | 11     | ns       | Figure 13     |
| Minimum RESET Assertion Duration <sup>3</sup>                                                      | t <sub>RA</sub>        | 30           | _      | ns       | Figure 13     |
| RESET Deassertion to First External Address Output                                                 | t <sub>RDA</sub>       | _            | 120T   | ns       | Figure 13     |
| Edge-sensitive Interrupt Request Width                                                             | t <sub>IRW</sub>       | 1T + 3       | _      | ns       | Figure 14     |
| IRQA, IRQB Assertion to External Data Memory<br>Access Out Valid, caused by first instruction      | t <sub>IDM</sub>       | 18T          | _      | ns       | Figure 15     |
| execution in the interrupt service routine                                                         | t <sub>IDM</sub> -FAST | 14T          | _      |          |               |
| IRQA, IRQB Assertion to General Purpose Output Valid, caused by first instruction execution in the | t <sub>IG</sub>        | 18T          | _      | ns       | Figure 15     |
| interrupt service routine                                                                          | t <sub>IG -FAST</sub>  | 14T          | _      |          |               |
| IRQA Low to First Valid Interrupt Vector Address                                                   | t <sub>IRI</sub>       | 22T          | _      | ns       | Figure 16     |
| Out recovery from Wait State <sup>4</sup>                                                          | t <sub>IRI -FAST</sub> | 18T          | _      |          |               |
| Delay from IRQA Assertion (exiting Stop) to External Data Memory <sup>5</sup>                      | t <sub>IW</sub>        | 1.5T         | _      | ns       | Figure 17     |
| Delay from IRQA Assertion (exiting Wait) to External Data Memory                                   | t <sub>IF</sub>        |              |        |          | Figure 17     |
| Fast <sup>6</sup> Normal <sup>7</sup>                                                              |                        | 18T<br>22ET  | _<br>_ | ns<br>ns |               |
| RSTO pulse width <sup>8</sup> normal operation internal reset mode                                 | t <sub>RSTO</sub>      | 128ET<br>8ET | _<br>_ | _        | Figure 18     |

- 1. In the formulas, T = clock cycle. For  $f_{op}$  = 120MHz operation and  $f_{ipb}$  = 60MHz, T = 8.33ns.
- 2. Parameters listed are guaranteed by design.
- 3. At reset, the PLL is disabled and bypassed. The part is then put into run mode and  $t_{clk}$  assumes the period of the source clock,  $t_{xtal}$ ,  $t_{extal}$  or  $t_{osc}$ .
- 4. The minimum is specified for the duration of an edge-sensitive IRQA interrupt required to recover from the Stop state. This is not the minimum required so that the IRQA interrupt is accepted.
- 5. The interrupt instruction fetch is visible on the pins only in Mode 3.
- 6. Fast stop mode:

Fast stop recovery applies when external clocking is in use (direct clocking to XTAL) or when fast stop mode recovery is requested (OMR bit 6 is set to 1). In both cases the PLL and the master clock are unaffected by stop mode entry. Recovery takes one less cycle and  $t_{\rm clk}$  will continue same value it had before stop mode was entered.

7. Normal stop mode:

As a power saving feature, normal stop mode disables and bypasses the PLL. Stop mode will then shut down the master clock, recovery will take an extra cycle (to restart the clock), and  $t_{clk}$  will resume at the input clock source rate.

B. ET = External Clock period, For an external crystal frequency of 8MHz, ET=125 ns.



Figure 13. Asynchronous Reset Timing



Figure 14. External Interrupt Timing (Negative-Edge-Sensitive)



Figure 15. External Level-Sensitive Interrupt Timing

b) General Purpose I/O



Figure 16. Interrupt from Wait State Timing

Reset, Stop, Wait, Mode Select, and Interrupt Timing



Figure 17. Recovery from Stop State Using Asynchronous Interrupt Timing



**Figure 18. Reset Output Timing** 

# 4.8 Serial Peripheral Interface (SPI) Timing

Table 12. SPI Timing<sup>1</sup>

 $Operating\ Conditions:\ V_{SS} = V_{SSIO} = V_{SSA} = 0V,\ V_{DD} = 1.62-1.98V,\ V_{DDIO} = V_{DDA} = 3.0-3.6V,\ T_{A} = -40^{\circ}\ to\ +120^{\circ}C,\ C_{L} \le 50pF,\ f_{op} = 120MHz$ 

| Characteristic                                                    | Symbol           | Min        | Max          | Unit     | See<br>Figure             |
|-------------------------------------------------------------------|------------------|------------|--------------|----------|---------------------------|
| Cycle time<br>Master<br>Slave                                     | t <sub>C</sub>   | 25<br>25   | _<br>_       | ns<br>ns | Figures 19,<br>20, 21, 22 |
| Enable lead time<br>Master<br>Slave                               | t <sub>ELD</sub> | <br>12.5   | _            | ns<br>ns | Figure 22                 |
| Enable lag time<br>Master<br>Slave                                | t <sub>ELG</sub> | —<br>12.5  | _            | ns<br>ns | Figure 22                 |
| Clock (SCLK) high time<br>Master<br>Slave                         | t <sub>CH</sub>  | 9<br>12.5  | _<br>_       | ns<br>ns | Figures 19, 20, 21, 22    |
| Clock (SCLK) low time<br>Master<br>Slave                          | t <sub>CL</sub>  | 12<br>12.5 | _<br>_       | ns<br>ns | Figure 22                 |
| Data setup time required for inputs<br>Master<br>Slave            | t <sub>DS</sub>  | 10<br>2    |              | ns<br>ns | Figures 19, 20, 21, 22    |
| Data hold time required for inputs<br>Master<br>Slave             | t <sub>DH</sub>  | 0 2        | _            | ns<br>ns | Figures 19, 20, 21, 22    |
| Access time (time to data active from high-impedance state) Slave | t <sub>A</sub>   | 5          | 15           | ns<br>ns | Figure 22                 |
| Disable time (hold time to high-impedance state)<br>Slave         | t <sub>D</sub>   | 2          | 9            | ns<br>ns | Figure 22                 |
| Data Valid for outputs Master Slave (after enable edge)           | t <sub>DV</sub>  | _          | 2<br>14      | ns<br>ns | Figures 19, 20, 21, 22    |
| Data invalid<br>Master<br>Slave                                   | t <sub>DI</sub>  | 0          | _            | ns<br>ns | Figures 19, 20, 21, 22    |
| Rise time<br>Master<br>Slave                                      | t <sub>R</sub>   | _<br>_     | 11.5<br>10.0 | ns<br>ns | Figures 19, 20, 21, 22    |
| Fall time<br>Master<br>Slave                                      | t <sub>F</sub>   | _          | 9.7<br>9.0   | ns<br>ns | Figures 19, 20, 21, 22    |

<sup>1.</sup> Parameters listed are guaranteed by design.



Figure 19. SPI Master Timing (CPHA = 0)



Figure 20. SPI Master Timing (CPHA = 1)



Figure 21. SPI Slave Timing (CPHA = 0)



Figure 22. SPI Slave Timing (CPHA = 1)

# 4.9 Quad Timer Timing

## Table 13. Timer Timing<sup>1, 2</sup>

 $Operating\ Conditions:\ V_{SS} = V_{SSIO} = V_{SSA} = 0V,\ V_{DD} = 1.62 - 1.98V,\ V_{DDIO} = V_{DDA} = 3.0 - 3.6V,\ T_{A} = -40^{\circ}\ to\ +120^{\circ}C,\ C_{L} \leq 50pF,\ f_{op} = 120MHz$ 

| Characteristic               | Symbol             | Min    | Max | Unit |
|------------------------------|--------------------|--------|-----|------|
| Timer input period           | P <sub>IN</sub>    | 2T + 3 | _   | ns   |
| Timer input high/low period  | P <sub>INHL</sub>  | 1T + 3 | _   | ns   |
| Timer output period          | P <sub>OUT</sub>   | 2T - 3 | _   | ns   |
| Timer output high/low period | P <sub>OUTHL</sub> | 1T - 3 |     | ns   |

- 1. In the formulas listed, T = clock cycle. For  $f_{op}$  = 120MHz operation and fipb = 60MHz, T = 8.33ns
- 2. Parameters listed are guaranteed by design.





Figure 23. Timer Timing

# 4.10 Synchronous Serial Interface (SSI) Timing

Table 14. SSI Master Mode<sup>1</sup> Switching Characteristics

Operating Conditions:  $V_{SS} = V_{SSIO} = V_{SSA} = 0V$ ,  $V_{DD} = 1.62 - 1.98V$ ,  $V_{DDIO} = V_{DDA} = 3.0 - 3.6V$ ,  $V_{A} = -40^{\circ}$  to  $+120^{\circ}$ C,  $V_{C} \le 50$  pF,  $V_{C} = 1.00$  Hz

| Parameter                                                        | Symbol              | Min  | Тур | Max             | Units |
|------------------------------------------------------------------|---------------------|------|-----|-----------------|-------|
| STCK frequency                                                   | fs                  |      |     | 15 <sup>2</sup> | MHz   |
| STCK period <sup>3</sup>                                         | t <sub>SCKW</sub>   | 66.7 |     |                 | ns    |
| STCK high time                                                   | tsckH               | 33.4 |     |                 | ns    |
| STCK low time                                                    | t <sub>SCKL</sub>   | 33.4 |     |                 | ns    |
| Output clock rise/fall time                                      |                     |      | 4   |                 | ns    |
| Delay from STCK high to STFS (bl) high - Master <sup>4</sup>     | t <sub>TFSBHM</sub> | -1.0 |     | -0.1            | ns    |
| Delay from STCK high to STFS (wl) high - Master <sup>4</sup>     | t <sub>TFSWHM</sub> | -1.0 |     | -0.1            | ns    |
| Delay from SRCK high to SRFS (bl) high - Master <sup>4</sup>     | t <sub>RFSBHM</sub> | 0.1  |     | 1.0             | ns    |
| Delay from SRCK high to SRFS (wl) high - Master <sup>4</sup>     | t <sub>RFSWHM</sub> | 0.1  |     | 1.0             | ns    |
| Delay from STCK high to STFS (bl) low - Master <sup>4</sup>      | t <sub>TFSBLM</sub> | -1.0 |     | -0.1            | ns    |
| Delay from STCK high to STFS (wl) low - Master <sup>4</sup>      | t <sub>TFSWLM</sub> | -1.0 |     | -0.1            | ns    |
| Delay from SRCK high to SRFS (bl) low - Master <sup>4</sup>      | t <sub>RFSBLM</sub> | -0.1 |     | 0.1             | ns    |
| Delay from SRCK high to SRFS (wl) low - Master <sup>4</sup>      | t <sub>RFSWLM</sub> | -0.1 |     | 0.1             | ns    |
| STCK high to STXD enable from high impedance - Master            | t <sub>TXEM</sub>   | 0    |     | 1               | ns    |
| STCK high to STXD valid - Master                                 | t <sub>TXVM</sub>   | 0    |     | 1               | ns    |
| STCK high to STXD not valid - Master                             | t <sub>TXNVM</sub>  | -0.1 |     | 0               | ns    |
| STCK high to STXD high impedance - Master                        | t <sub>TXHIM</sub>  | -4   |     | 0               | ns    |
| SRXD Setup time before SRCK low - Master                         | t <sub>SM</sub>     | 4    |     |                 | ns    |
| SRXD Hold time after SRCK low - Master                           | t <sub>HM</sub>     | 4    |     |                 | ns    |
| Synchronous Operation (in addition to standard internal clock pa | rameters)           |      |     |                 |       |
| SRXD Setup time before STCK low - Master                         | t <sub>TSM</sub>    | 4    |     |                 |       |
| SRXD Hold time after STCK low - Master                           | t <sub>THM</sub>    | 4    |     |                 |       |

- 1. Master mode is internally generated clocks and frame syncs
- 2. Max clock frequency is IP\_clk/4 = 60MHz / 4 = 15MHz for a 120MHz part.
- 3. All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP=0 in SCR2 and RSCKP=0 in SCSR) and a non-inverted frame sync (TFSI=0 in SCR2 and RFSI=0 in SCSR). If the polarity of the clock and/or the frame sync has been inverted, all the timings remain valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS in the tables and in the figures.
- 4. bl = bit length; wl = word length

Synchronous Serial Interface (SSI) Timing



Figure 24. Master Mode Timing Diagram

## Table 15. SSI Slave Mode<sup>1</sup> Switching Characteristics

 $Operating \ Conditions: \ V_{SS} = V_{SSIO} = V_{SSA} = 0V, \ V_{DD} = 1.62 - 1.98V, \ V_{DDIO} = V_{DDA} = 3.0 - 3.6V, \ T_A = -40^{\circ} \ to \ +120^{\circ} C, \ C_L \leq 50 pF, \ f_{op} = 120 MHz$ 

| Parameter                                                   | Symbol              | Min               | Тур | Max             | Units |
|-------------------------------------------------------------|---------------------|-------------------|-----|-----------------|-------|
| STCK frequency                                              | fs                  |                   |     | 15 <sup>2</sup> | MHz   |
| STCK period <sup>3</sup>                                    | t <sub>SCKW</sub>   | 66.7              |     |                 | ns    |
| STCK high time                                              | t <sub>SCKH</sub>   | 33.4 <sup>4</sup> |     |                 | ns    |
| STCK low time                                               | t <sub>SCKL</sub>   | 33.4 <sup>4</sup> |     |                 | ns    |
| Output clock rise/fall time                                 |                     |                   | 4   |                 | ns    |
| Delay from STCK high to STFS (bl) high - Slave <sup>5</sup> | t <sub>TFSBHS</sub> | -1                |     | 29              | ns    |
| Delay from STCK high to STFS (wl) high - Slave <sup>5</sup> | t <sub>TFSWHS</sub> | -1                |     | 29              | ns    |

## Table 15. SSI Slave Mode<sup>1</sup> Switching Characteristics (Continued)

 $Operating \ Conditions: \ V_{SS} = V_{SSIO} = V_{SSA} = 0V, \ V_{DD} = 1.62 - 1.98V, \ V_{DDIO} = V_{DDA} = 3.0 - 3.6V, \ T_A = -40^{\circ} \ to \ +120^{\circ}C, \ C_L \leq 50 pF, \ f_{ob} = 120 MHz$ 

| Parameter                                                        | Symbol              | Min | Тур | Max | Units |
|------------------------------------------------------------------|---------------------|-----|-----|-----|-------|
| Delay from SRCK high to SRFS (bl) high - Slave <sup>5</sup>      | t <sub>RFSBHS</sub> | -1  |     | 29  | ns    |
| Delay from SRCK high to SRFS (wl) high - Slave <sup>5</sup>      | t <sub>RFSWHS</sub> | -1  |     | 29  | ns    |
| Delay from STCK high to STFS (bl) low - Slave <sup>5</sup>       | t <sub>TFSBLS</sub> | -29 |     | 29  | ns    |
| Delay from STCK high to STFS (wl) low - Slave <sup>5</sup>       | t <sub>TFSWLS</sub> | -29 |     | 29  | ns    |
| Delay from SRCK high to SRFS (bl) low - Slave <sup>5</sup>       | t <sub>RFSBLS</sub> | -29 |     | 29  | ns    |
| Delay from SRCK high to SRFS (wl) low - Slave <sup>5</sup>       | t <sub>RFSWLS</sub> | -29 |     | 29  | ns    |
| STCK high to STXD enable from high impedance - Slave             | t <sub>TXES</sub>   | _   |     | 15  | ns    |
| STCK high to STXD valid - Slave                                  | t <sub>TXVS</sub>   | 4   |     | 15  | ns    |
| STFS high to STXD enable from high impedance (first bit) - Slave | t <sub>FTXES</sub>  | 4   |     | 15  | ns    |
| STFS high to STXD valid (first bit) - Slave                      | t <sub>FTXVS</sub>  | 4   |     | 15  | ns    |
| STCK high to STXD not valid - Slave                              | t <sub>TXNVS</sub>  | 4   |     | 15  | ns    |
| STCK high to STXD high impedance - Slave                         | t <sub>TXHIS</sub>  | 4   |     | 15  | ns    |
| SRXD Setup time before SRCK low - Slave                          | t <sub>SS</sub>     | 4   |     | _   | ns    |
| SRXD Hold time after SRCK low - Slave                            | t <sub>HS</sub>     | 4   |     | _   | ns    |
| Synchronous Operation (in addition to standard external clock pa | rameters)           |     |     |     |       |
| SRXD Setup time before STCK low - Slave                          | t <sub>TSS</sub>    | 4   |     | _   | ?     |
| SRXD Hold time after STCK low - Slave                            | t <sub>THS</sub>    | 4   |     | _   | ?     |

- 1. Slave mode is externally generated clocks and frame syncs
- 2. Max clock frequency is IP\_clk/4 = 60MHz / 4 = 15MHz for a 120MHz part.
- 3. All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP=0 in SCR2 and RSCKP=0 in SCSR) and a non-inverted frame sync (TFSI=0 in SCR2 and RFSI=0 in SCSR). If the polarity of the clock and/or the frame sync has been inverted, all the timings remain valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS in the tables and in the figures.
- 4. 50 percent duty cycle
- 5. bl = bit length; wl = word length



Figure 25. Slave Mode Clock Timing

## 4.11 Serial Communication Interface (SCI) Timing

## Table 16. SCI Timing<sup>4</sup>

Operating Conditions:  $V_{SS} = V_{SSIO} = V_{SSA} = 0V$ ,  $V_{DD} = 1.62 - 1.98V$ ,  $V_{DDIO} = V_{DDA} = 3.0 - 3.6V$ ,  $V_{A} = -40^{\circ}$  to  $+120^{\circ}$ C,  $V_{C} \le 50$  pF,  $V_{C} = 1.00$  Hz

| Characteristic               | Symbol            | Min      | Max                      | Unit |
|------------------------------|-------------------|----------|--------------------------|------|
| Baud Rate <sup>1</sup>       | BR                | _        | (f <sub>MAX</sub> )/(32) | Mbps |
| RXD <sup>2</sup> Pulse Width | RXD <sub>PW</sub> | 0.965/BR | 1.04/BR                  | ns   |
| TXD <sup>3</sup> Pulse Width | TXD <sub>PW</sub> | 0.965/BR | 1.04/BR                  | ns   |

- 1. f<sub>MAX</sub> is the frequency of operation of the system clock in MHz.
- 2. The RXD pin in SCI0 is named RXD0 and the RXD pin in SCI1 is named RXD1.
- 3. The TXD pin in SCI0 is named TXD0 and the TXD pin in SCI1 is named TXD1.
- 4. Parameters listed are guaranteed by design.



Figure 26. RXD Pulse Width



Figure 27. TXD Pulse Width



Figure 28. Bus Wakeup Detection

## 4.12 JTAG Timing

## Table 17. JTAG Timing<sup>1, 3</sup>

 $Operating \ Conditions: \ V_{SS} = V_{SSIO} = V_{SSA} = 0 \\ V, \ V_{DD} = 1.62 - 1.98 \\ V, \ V_{DDIO} = V_{DDA} = 3.0 - 3.6 \\ V, \ T_{A} = -40 \\ ^{\circ} \ to \ +120 \\ ^{\circ}C, \ C_{L} \leq 50 \\ pF, \ f_{op} = 120 \\ MHz = 1.02 \\ MHz$ 

| Characteristic                          | Symbol            | Min  | Max | Unit |
|-----------------------------------------|-------------------|------|-----|------|
| TCK frequency of operation <sup>2</sup> | f <sub>OP</sub>   | DC   | 30  | MHz  |
| TCK cycle time                          | t <sub>CY</sub>   | 33.3 | _   | ns   |
| TCK clock pulse width                   | t <sub>PW</sub>   | 16.6 | _   | ns   |
| TMS, TDI data setup time                | t <sub>DS</sub>   | 3    | _   | ns   |
| TMS, TDI data hold time                 | t <sub>DH</sub>   | 3    | _   | ns   |
| TCK low to TDO data valid               | t <sub>DV</sub>   | _    | 12  | ns   |
| TCK low to TDO tri-state                | t <sub>TS</sub>   | _    | 10  | ns   |
| TRST assertion time                     | t <sub>TRST</sub> | 35   | _   | ns   |
| DE assertion time                       | t <sub>DE</sub>   | 4T   | _   | ns   |

<sup>1.</sup> Timing is both wait state and frequency dependent. For the values listed, T = clock cycle. For120MHz operation, T = 8.33 ns

TCK frequency of operation must be less than 1/4 the processor rate.

<sup>3.</sup> Parameters listed are guaranteed by design.



Figure 29. Test Clock Input Timing Diagram



Figure 30. Test Access Port Timing Diagram



Figure 31. TRST Timing Diagram



Figure 32. Enhanced OnCE—Debug Event

# 4.13 GPIO Timing

#### **Table 18. GPIO Timing**

 $Operating\ Conditions:\ V_{SS} = V_{SSIO} = V_{SSA} = 0V,\ V_{DD} = 1.7 - 1.9V,\ V_{DDIO} = V_{DDA} = 3.0 - 3.6V,\ T_{A} = -40^{\circ}\ to\ +120^{\circ}C,\ C_{L} \leq 50pF,\ f_{op} = 120MHz$ 

| Characteristic              | Symbol             | Min    | Max | Unit |
|-----------------------------|--------------------|--------|-----|------|
| GPIO input period           | P <sub>IN</sub>    | 2T + 3 | _   | ns   |
| GPIO input high/low period  | P <sub>INHL</sub>  | 1T + 3 | _   | ns   |
| GPIO output period          | P <sub>OUT</sub>   | 2T - 3 | _   | ns   |
| GPIO output high/low period | P <sub>OUTHL</sub> | 1T - 3 | _   | ns   |





Figure 33. GPIO Timing

# Part 5 DSP56852 Packaging & Pinout Information

This section contains package and pin-out information for the 81-pin MAPBGA configuration of the DSP56852.



Figure 34. Bottom-View, DSP56852 81-pin MAPBGA Package

Table 19. DSP56852 Pin Identification by Pin Number

| Pin No. | Signal Name | Pin No. | Signal Name | Pin No. | Signal Name       | Pin No. | Signal Name       |
|---------|-------------|---------|-------------|---------|-------------------|---------|-------------------|
| E4      | A0          | D2      | CS0         | A6      | EXTAL             | H1      | V <sub>DDIO</sub> |
| F2      | A1          | D3      | CS1         | В6      | V <sub>SSA</sub>  | J7      | V <sub>DDIO</sub> |
| F3      | A2          | C3      | CS2         | D1      | V <sub>SS</sub>   | G9      | V <sub>DDIO</sub> |
| F4      | А3          | G7      | D0          | J4      | V <sub>SS</sub>   | В9      | V <sub>DDIO</sub> |
| F1      | A4          | H7      | D1          | F9      | V <sub>SS</sub>   | A4      | V <sub>DDIO</sub> |
| G3      | A5          | H8      | D2          | B1      | V <sub>SSIO</sub> | E2      | RD                |
| G2      | A6          | G8      | D3          | G1      | V <sub>SSIO</sub> | D5      | RESET             |
| J1      | A7          | H9      | D4          | J6      | V <sub>SSIO</sub> | B4      | RXD               |
| H2      | A8          | F8      | D5          | J9      | V <sub>SSIO</sub> | А3      | SCK               |
| H3      | A9          | F7      | D6          | C9      | V <sub>SSIO</sub> | A2      | GPIOC1            |
| J2      | A10         | G6      | D7          | A5      | V <sub>SSIO</sub> | В3      | SS                |
| H4      | A11         | E8      | D8          | A1      | ĪRQĀ              | B2      | GPIOC0            |
| G4      | A12         | E7      | D9          | C2      | ĪRQB              | C6      | TCK               |
| J3      | A13         | E6      | D10         | C4      | MISO              | B7      | TDI               |
| F5      | A14         | D8      | D11         | C5      | MOSI              | A8      | TDO               |
| H5      | A15         | D7      | D12         | B5      | $V_{DDA}$         | C7      | TMS               |
| E5      | A16         | D9      | D13         | E1      | $V_{DD}$          | D6      | TRST              |
| F6      | A17         | C8      | D14         | J5      | $V_{DD}$          | D4      | TXD               |
| G5      | A18         | A9      | D15         | E9      | $V_{DD}$          | E3      | WR                |
| H6      | A19         | B8      | DE          | C1      | $V_{\rm DDIO}$    | A7      | XTAL              |
| J8      | CLKO        | -       | -           | -       | -                 | -       | -                 |



CASE 1224B-01 ISSUE A

**DATE 06/30/00** 

Figure 35. 81-pin MAPBGA Mechanical Information

# Part 6 Design Considerations

## **6.1 Thermal Design Considerations**

An estimation of the chip junction temperature, T<sub>I</sub>, in °C can be obtained from the equation:

**Equation 1:** 
$$T_J = T_A + (P_D \times R_{\theta JA})$$

Where:

 $T_A$  = ambient temperature  ${}^{\circ}C$ 

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance °C/W

 $P_D$  = power dissipation in package

Historically, thermal resistance has been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

**Equation 2:** 
$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

Where:

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance °C/W

 $R_{\theta IC}$  = package junction-to-case thermal resistance °C/W

 $R_{\theta CA}$  = package case-to-ambient thermal resistance °C/W

 $R_{\theta JC}$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For example, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the Printed Circuit Board (PCB), or otherwise change the thermal dissipation capability of the area surrounding the device on the PCB. This model is most useful for ceramic packages with heat sinks; some 90% of the heat flow is dissipated through the case to the heat sink and out to the ambient environment. For ceramic packages, in situations where the heat flow is split between a path to the case and an alternate path through the PCB, analysis of the device thermal performance may need the additional modeling capability of a system level thermal simulation tool.

The thermal performance of plastic packages is more dependent on the temperature of the PCB to which the package is mounted. Again, if the estimations obtained from  $R_{\theta JA}$  do not satisfactorily answer whether the thermal performance is adequate, a system level model may be appropriate.

A complicating factor is the existence of three common definitions for determining the junction-to-case thermal resistance in plastic packages:

- Measure the thermal resistance from the junction to the outside surface of the package (case) closest
  to the chip mounting area when that surface has a proper heat sink. This is done to minimize
  temperature variation across the surface.
- Measure the thermal resistance from the junction to where the leads are attached to the case. This definition is approximately equal to a junction to board thermal resistance.
- Use the value obtained by the equation  $(T_J T_T)/P_D$  where  $T_T$  is the temperature of the package case determined by a thermocouple.

As noted above, the junction-to-case thermal resistances quoted in this data sheet are determined using the first definition. From a practical standpoint, that value is also suitable for determining the junction temperature from a case thermocouple reading in forced convection environments. In natural convection, using the junction-to-case thermal resistance to estimate junction temperature from a thermocouple reading

**Electrical Design Considerations** 

on the case of the package will estimate a junction temperature slightly hotter than actual. Hence, the new thermal metric, Thermal Characterization Parameter, or  $\Psi_{JT}$ , has been defined to be  $(T_J - T_T)/P_D$ . This value gives a better estimate of the junction temperature in natural convection when using the surface temperature of the package. Remember that surface temperature readings of packages are subject to significant errors caused by inadequate attachment of the sensor to the surface and to errors caused by heat loss to the sensor. The recommended technique is to attach a 40-gauge thermocouple wire and bead to the top center of the package with thermally conductive epoxy.

## 6.2 Electrical Design Considerations

#### **CAUTION**

This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level.

Use the following list of considerations to assure correct DSP operation:

- Provide a low-impedance path from the board power supply to each V<sub>DD</sub> pin on the DSP, and from the board ground to each V<sub>SS</sub> (GND) pin.
- The minimum bypass requirement is to place six  $0.01-0.1\mu F$  capacitors positioned as close as possible to the package supply pins. The recommended bypass configuration is to place one bypass capacitor on each of the ten  $V_{DD}/V_{SS}$  pairs, including  $V_{DDA}/V_{SSA}$ .
- Ensure that capacitor leads and associated printed circuit traces that connect to the chip V<sub>DD</sub> and V<sub>SS</sub> (GND) pins are less than 0.5 inch per capacitor lead.
- Use at least a four-layer Printed Circuit Board (PCB) with two inner layers for V<sub>DD</sub> and GND.
- Bypass the  $V_{DD}$  and GND layers of the PCB with approximately 100 $\mu$ F, preferably with a high-grade capacitor such as a tantalum capacitor.
- Because the DSP output signals have fast rise and fall times, PCB trace lengths should be minimal.
- Consider all device loads as well as parasitic capacitance due to PCB traces when calculating
  capacitance. This is especially critical in systems with higher capacitive loads that could create
  higher transient currents in the V<sub>DD</sub> and GND circuits.
- All inputs must be terminated (i.e., not allowed to float) using CMOS levels.
- Take special care to minimize noise levels on the V<sub>DDA</sub> and V<sub>SSA</sub> pins.
- When using Wired-OR mode on the SPI or the  $\overline{IRQx}$  pins, the user must provide an external pull-up device.

- Designs that utilize the TRST pin for JTAG port or Enhance OnCE module functionality (such as development or debugging systems) should allow a means to assert TRST whenever RESET is asserted, as well as a means to assert TRST independently of RESET. Designs that do not require debugging functionality, such as consumer products, should tie these pins together.
- The internal POR (Power on Reset) will reset the part at power on with reset asserted or pulled high but requires that TRST be asserted at power on.

# **Part 7 Ordering Information**

**Table 20** lists the pertinent information needed to place an order. Consult a Motorola Semiconductor sales office or authorized distributor to determine availability and to order parts.

Table 20. DSP56852 Ordering Information

| Part     | Supply<br>Voltage | Package Type                                | Pin<br>Count | Frequency<br>(MHz) | Order Number  |
|----------|-------------------|---------------------------------------------|--------------|--------------------|---------------|
| DSP56852 | 1.8–3.3 V         | Mold Array Process Ball Grid Array (MAPBGA) | 81           | 120                | DSP56852VF120 |

#### **HOW TO REACH US:**

#### USA/EUROPE/LOCATIONS NOT LISTED:

Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-800-521-6274 or 480-768-2130

#### JAPAN:

Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu Minato-ku Tokyo 106-8573, Japan 81-3-3440-3569

#### ASIA/PACIFIC:

Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T. Hong Kong 852-26668334

#### **HOME PAGE:**

http://motorola.com/semiconductors

Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.



Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

© Motorola, Inc. 2004